Abstract
The solution to debug a problem in a deeply embedded system is to integrate the debug and communication module inside the chip. In this paper, we propose an on-chip in-circuit emulation (ICE) architecture for debugging an asynchronous Java accelerator core which can be integrated with any existing processor and operating system. The operation of this ICE module and the debug strategy of the Java accelerator are specifically designed for asynchronous implementation. They not only facilitate the system development but also provide a manufacture test method for asynchronous chips.
computer science, computer science seminar topics, computer seminar topics, network control systems, ieee seminar topics, it seminar topics, computer science, seminar title, seminar, seminar topics,
0 comments:
Post a Comment